## **HDL** code for Flipflop

entity JKFF RST is

port (RST, CLK, J, K: in std logic;

## D-FF D flip-flop with negative edge-triggering: Source Code

```
library ieee;
use ieee.std logic 1164.all;
use work.all;
_____
entity dff is
port (D: in std logic;
CLK: in std logic;
Q,Qb: out std logic
);
end dff;
architecture behavioural of dff is
begin
process (D, CLK)
begin
if (CLK'EVENT AND CLK='0') then -----this is for negative edge triggering of D-FF
Q \leq D;
Qb \le not D;
end if;
end process;
end behavioural;
JK flip-flop with active low asynchronous reset and positive edge-triggering:
SOURCE CODE
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
```

```
Q, Qbar: BUFFER std_logic);
end JKFF_RST;
architecture behavioural of JKFF_RST is
signal qn: std_logic;
begin
process (clk, rst, J, K)
begin
if (rst = '0')then
qn \le '0';
elsif (clk'event and clk = '1') then
if(J='0' and K='0')then
qn \le qn;
elsif(J='0' and K='1')then
qn \le '0';
elsif(J='1' and K='0')then
qn <= '1';
elsif(J='1' and K='1')then
qn \le not qn;
end if;
end if;
Q \leq qn;
Qbar <= not qn;
end process;
end Behavioural;
```

## T-FF with active low asynchronous reset and positive edge-triggering:

## **SOURCE CODE:**

```
library IEEE; use IEEE.STD LOGIC 1164.ALL;
```

```
entity T_FF_RST is
Port (RES, CLK, T: in STD_LOGIC;
Q, Q_NOT: BUFFER STD_LOGIC);
end T_FF_RST;
architecture Behavioural of T_FF_RST is
begin
Q_NOT \le NOT Q;
PROCESS (T, CLK, RES)
BEGIN
IF(RES='0') THEN
Q <='0';
ELSIF (rising_edge(CLK)) THEN
IF(T='1') THEN
Q \le NOT Q;
END IF;
END IF;
END PROCESS;
END Behavioural;
```